Wafer-level chip-scale packaging[ele...
Liu, Yong.

 

  • Wafer-level chip-scale packaging[electronic resource] :analog and power semiconductor applications /
  • Record Type: Language materials, printed : Monograph/item
    [NT 15000414]: 621
    Title/Author: Wafer-level chip-scale packaging : analog and power semiconductor applications // by Shichun Qu, Yong Liu.
    Author: Qu, Shichun.
    other author: Liu, Yong.
    Published: New York, NY : : Springer New York :, 2015.
    Description: xvii, 322 p. : : ill., digital ;; 24 cm.
    Contained By: Springer eBooks
    Subject: Chip scale packaging.
    Subject: Engineering.
    Subject: Electronics and Microelectronics, Instrumentation.
    Subject: Circuits and Systems.
    Subject: Engineering Thermodynamics, Heat and Mass Transfer.
    ISBN: 9781493915569 (electronic bk.)
    ISBN: 9781493915552 (paper)
    [NT 15000228]: Chapter 1. Demand and Challenges for Wafer Level Analog and Power Packaging -- Chapter 2. Fan-In Analog Wafer Level Chip Scale Package -- Chapter 3. Fan-Out Analog Wafer Level Chip Scale Package -- Chapter 4. Wafer Level Analog Chip Scale Package Stackable Design -- Chapter 5. Wafer Level Discrete Power MOSFET Package Design -- Chapter 6. Wafer Level Packaging TSV/Stack die for Integration of Analog and Power Solution -- Chapter 7. Thermal Management, Design, Analysis for WLCSP -- Chapter 8. Electrical and Multi-Physics Simulations for Analog and Power WLCSP -- Chapter 9. WLCSP Typical Assembly Process -- Chapter 10. WLCSP Typical Reliability and Test.
    [NT 15000229]: This book presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability, and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials, and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Along with new analog and power WLCSP development, the role of modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical, and stress modeling methodologies is also provided. This book also: Covers the development of wafer-level power discrete packaging with regular wafer-level design concepts and directly bumping technology Introduces the development of the analog and power SIP/3D/TSV/stack die packaging technology Presents the wafer-level analog IC packaging design through fan-in and fan-out with RDLs
    Online resource: http://dx.doi.org/10.1007/978-1-4939-1556-9
Reviews
Export
pickup library
 
 
Change password
Login