語系:
繁體中文
English
日文
簡体中文
說明(常見問題)
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Advanced hardware design for error c...
~
Chavet, Cyrille.
Advanced hardware design for error correcting codes[electronic resource] /
紀錄類型:
書目-語言資料,印刷品 : Monograph/item
杜威分類號:
005.717
書名/作者:
Advanced hardware design for error correcting codes/ edited by Cyrille Chavet, Philippe Coussy.
其他作者:
Chavet, Cyrille.
出版者:
Cham : : Springer International Publishing :, 2015.
面頁冊數:
ix,192 p. : : ill. (some col.), digital ;; 24 cm.
Contained By:
Springer eBooks
標題:
Error-correcting codes (Information theory) - Congresses.
標題:
Decoders (Electronics)
標題:
Engineering.
標題:
Circuits and Systems.
標題:
Communications Engineering, Networks.
標題:
Information Systems and Communication Service.
ISBN:
9783319105697 (electronic bk.)
ISBN:
9783319105680 (paper)
內容註:
User Needs -- Challenges and Limitations for Very High Throughput Decoder Architectures for Soft-Decoding -- Implementation of Polar Decoders -- Parallel architectures for Turbo Product Codes Decoding -- VLSI implementations of sphere detectors -- Stochastic Decoders for LDPC Codes -- MP-SoC/NoC architectures for error correction -- ASIP design for multi-standard channel decoders -- Hardware design of parallel interleaver architecture: a survey.
摘要、提要註:
This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book's chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering. Examines how to optimize the architecture of hardware design for error correcting codes; Presents error correction codes from theory to optimized architecture for the current and the next generation standards; Provides coverage of industrial user needs advanced error correcting techniques.
電子資源:
http://dx.doi.org/10.1007/978-3-319-10569-7
Advanced hardware design for error correcting codes[electronic resource] /
Advanced hardware design for error correcting codes
[electronic resource] /edited by Cyrille Chavet, Philippe Coussy. - Cham :Springer International Publishing :2015. - ix,192 p. :ill. (some col.), digital ;24 cm.
User Needs -- Challenges and Limitations for Very High Throughput Decoder Architectures for Soft-Decoding -- Implementation of Polar Decoders -- Parallel architectures for Turbo Product Codes Decoding -- VLSI implementations of sphere detectors -- Stochastic Decoders for LDPC Codes -- MP-SoC/NoC architectures for error correction -- ASIP design for multi-standard channel decoders -- Hardware design of parallel interleaver architecture: a survey.
This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book's chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering. Examines how to optimize the architecture of hardware design for error correcting codes; Presents error correction codes from theory to optimized architecture for the current and the next generation standards; Provides coverage of industrial user needs advanced error correcting techniques.
ISBN: 9783319105697 (electronic bk.)
Standard No.: 10.1007/978-3-319-10569-7doiSubjects--Topical Terms:
386189
Error-correcting codes (Information theory)
--Congresses.
LC Class. No.: TK5102.96
Dewey Class. No.: 005.717
Advanced hardware design for error correcting codes[electronic resource] /
LDR
:02382nam a2200313 a 4500
001
424946
003
DE-He213
005
20150617113853.0
006
m d
007
cr nn 008maaau
008
151119s2015 gw s 0 eng d
020
$a
9783319105697 (electronic bk.)
020
$a
9783319105680 (paper)
024
7
$a
10.1007/978-3-319-10569-7
$2
doi
035
$a
978-3-319-10569-7
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK5102.96
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
082
0 4
$a
005.717
$2
23
090
$a
TK5102.96
$b
.A244 2015
245
0 0
$a
Advanced hardware design for error correcting codes
$h
[electronic resource] /
$c
edited by Cyrille Chavet, Philippe Coussy.
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2015.
300
$a
ix,192 p. :
$b
ill. (some col.), digital ;
$c
24 cm.
505
0
$a
User Needs -- Challenges and Limitations for Very High Throughput Decoder Architectures for Soft-Decoding -- Implementation of Polar Decoders -- Parallel architectures for Turbo Product Codes Decoding -- VLSI implementations of sphere detectors -- Stochastic Decoders for LDPC Codes -- MP-SoC/NoC architectures for error correction -- ASIP design for multi-standard channel decoders -- Hardware design of parallel interleaver architecture: a survey.
520
$a
This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book's chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering. Examines how to optimize the architecture of hardware design for error correcting codes; Presents error correction codes from theory to optimized architecture for the current and the next generation standards; Provides coverage of industrial user needs advanced error correcting techniques.
650
0
$a
Error-correcting codes (Information theory)
$v
Congresses.
$3
386189
650
0
$a
Decoders (Electronics)
$3
603313
650
1 4
$a
Engineering.
$3
372756
650
2 4
$a
Circuits and Systems.
$3
463473
650
2 4
$a
Communications Engineering, Networks.
$3
463863
650
2 4
$a
Information Systems and Communication Service.
$3
463678
700
1
$a
Chavet, Cyrille.
$3
603311
700
1
$a
Coussy, Philippe.
$3
603312
710
2
$a
SpringerLink (Online service)
$3
463450
773
0
$t
Springer eBooks
856
4 0
$u
http://dx.doi.org/10.1007/978-3-319-10569-7
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
多媒體
多媒體檔案
http://dx.doi.org/10.1007/978-3-319-10569-7
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入