語系:
繁體中文
English
日文
簡体中文
說明(常見問題)
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Memory controllers for mixed-time-cr...
~
Goossens, Sven.
Memory controllers for mixed-time-criticality systems[electronic resource] :architectures, methodologies and trade-offs /
紀錄類型:
書目-語言資料,印刷品 : Monograph/item
杜威分類號:
006.22
書名/作者:
Memory controllers for mixed-time-criticality systems : architectures, methodologies and trade-offs // by Sven Goossens ... [et al.].
其他作者:
Goossens, Sven.
出版者:
Cham : : Springer International Publishing :, 2016.
面頁冊數:
xxvii, 202 p. : : ill., digital ;; 24 cm.
Contained By:
Springer eBooks
標題:
Embedded computer systems - Programming.
標題:
Dynamic random access memory.
標題:
Programmable controllers.
標題:
Real-time data processing.
標題:
Engineering.
標題:
Circuits and Systems.
標題:
Processor Architectures.
標題:
Electronics and Microelectronics, Instrumentation.
ISBN:
9783319320946
ISBN:
9783319320939
內容註:
Introduction -- Reconfigurable Real-Time Memory Controller Architecture -- Memory Patterns -- Cycle-Accurate SDRAM Power Modeling -- Power/Performance Trade-Offs -- Conservative Open-Page Policy -- Reconfiguration -- Related Work -- Conclusions and Future Work -- Appendix A: ILP Problem Formation -- Appendix B: Memory Specifications -- Appendix C: Code Listings -- Appendix D: List of Acronyms -- Appendix E: List of Symbols.
摘要、提要註:
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.
電子資源:
http://dx.doi.org/10.1007/978-3-319-32094-6
Memory controllers for mixed-time-criticality systems[electronic resource] :architectures, methodologies and trade-offs /
Memory controllers for mixed-time-criticality systems
architectures, methodologies and trade-offs /[electronic resource] :by Sven Goossens ... [et al.]. - Cham :Springer International Publishing :2016. - xxvii, 202 p. :ill., digital ;24 cm. - Embedded systems,2193-0155. - Embedded systems..
Introduction -- Reconfigurable Real-Time Memory Controller Architecture -- Memory Patterns -- Cycle-Accurate SDRAM Power Modeling -- Power/Performance Trade-Offs -- Conservative Open-Page Policy -- Reconfiguration -- Related Work -- Conclusions and Future Work -- Appendix A: ILP Problem Formation -- Appendix B: Memory Specifications -- Appendix C: Code Listings -- Appendix D: List of Acronyms -- Appendix E: List of Symbols.
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.
ISBN: 9783319320946
Standard No.: 10.1007/978-3-319-32094-6doiSubjects--Topical Terms:
404449
Embedded computer systems
--Programming.
LC Class. No.: TK7895.E42
Dewey Class. No.: 006.22
Memory controllers for mixed-time-criticality systems[electronic resource] :architectures, methodologies and trade-offs /
LDR
:02084nam a2200325 a 4500
001
447294
003
DE-He213
005
20161013103049.0
006
m d
007
cr nn 008maaau
008
161201s2016 gw s 0 eng d
020
$a
9783319320946
$q
(electronic bk.)
020
$a
9783319320939
$q
(paper)
024
7
$a
10.1007/978-3-319-32094-6
$2
doi
035
$a
978-3-319-32094-6
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK7895.E42
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
082
0 4
$a
006.22
$2
23
090
$a
TK7895.E42
$b
M533 2016
245
0 0
$a
Memory controllers for mixed-time-criticality systems
$h
[electronic resource] :
$b
architectures, methodologies and trade-offs /
$c
by Sven Goossens ... [et al.].
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2016.
300
$a
xxvii, 202 p. :
$b
ill., digital ;
$c
24 cm.
490
1
$a
Embedded systems,
$x
2193-0155
505
0
$a
Introduction -- Reconfigurable Real-Time Memory Controller Architecture -- Memory Patterns -- Cycle-Accurate SDRAM Power Modeling -- Power/Performance Trade-Offs -- Conservative Open-Page Policy -- Reconfiguration -- Related Work -- Conclusions and Future Work -- Appendix A: ILP Problem Formation -- Appendix B: Memory Specifications -- Appendix C: Code Listings -- Appendix D: List of Acronyms -- Appendix E: List of Symbols.
520
$a
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.
650
0
$a
Embedded computer systems
$x
Programming.
$3
404449
650
0
$a
Dynamic random access memory.
$3
640795
650
0
$a
Programmable controllers.
$3
187477
650
0
$a
Real-time data processing.
$3
403442
650
1 4
$a
Engineering.
$3
372756
650
2 4
$a
Circuits and Systems.
$3
463473
650
2 4
$a
Processor Architectures.
$3
463933
650
2 4
$a
Electronics and Microelectronics, Instrumentation.
$3
463474
700
1
$a
Goossens, Sven.
$3
640794
710
2
$a
SpringerLink (Online service)
$3
463450
773
0
$t
Springer eBooks
830
0
$a
Embedded systems.
$3
591856
856
4 0
$u
http://dx.doi.org/10.1007/978-3-319-32094-6
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
多媒體
多媒體檔案
http://dx.doi.org/10.1007/978-3-319-32094-6
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入