語系:
繁體中文
English
日文
簡体中文
說明(常見問題)
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Microarchitecture of network-on-chip...
~
Dimitrakopoulos, Giorgos.
Microarchitecture of network-on-chip routers[electronic resource] :a designer's perspective /
紀錄類型:
書目-語言資料,印刷品 : Monograph/item
杜威分類號:
621.381531
書名/作者:
Microarchitecture of network-on-chip routers : a designer's perspective // by Giorgos Dimitrakopoulos, Anastasios Psarras, Ioannis Seitanidis.
作者:
Dimitrakopoulos, Giorgos.
其他作者:
Psarras, Anastasios.
出版者:
New York, NY : : Springer New York :, 2015.
面頁冊數:
xiv, 175 p. : : ill. (some col.), digital ;; 24 cm.
Contained By:
Springer eBooks
標題:
Networks on a chip.
標題:
Computer architecture.
標題:
Engineering.
標題:
Circuits and Systems.
標題:
Electronics and Microelectronics, Instrumentation.
標題:
Processor Architectures.
ISBN:
9781461443018 (electronic bk.)
ISBN:
9781461443001 (paper)
內容註:
Introduction to network-on-chip design -- Link-level flow control and buffering -- Baseline switching modules and routers -- Arbitration logic -- Pipelined wormhole routers -- Virtual-channel flow control and buffering -- Baseline virtual-channel based switching modules and routers -- High-speed allocators for VC-based routers -- Pipelined virtual-channel-based routers.
摘要、提要註:
This book provides a unified overview of network-on-chip router micro-architecture, the corresponding design opportunities and challenges, and existing solutions to overcome these challenges. The discussion focuses on the heart of a NoC, the NoC router, and how it interacts with the rest of the system. Coverage includes both basic and advanced design techniques that cover the entire router design space including router organization, flow control, pipelined operation, buffering architectures, as well as allocators' structure and algorithms. Router micro-architectural options are presented in a step-by-step manner beginning from the basic design principles. Even highly sophisticated design alternatives are categorized and broken down to simpler pieces that can be understood easily and analyzed. This book is an invaluable reference for system, architecture, circuit, and EDA researchers and developers, who are interested in understanding the overall picture of NoC routers' architecture, the associated design challenges, and the available solutions. Designed pedagogically, explaining basic functionality of each NoC router and design block, relating it to the role it plays in the system; Performance-enhancing features are added in a step-by-step manner; Justifies and explains every design choice, including the less attractive options; Includes detailed examples presenting the flow of information inside the router on a cycle-by-cycle basis, highlighting the operation of each part under regular or worst-case traffic scenarios.
電子資源:
http://dx.doi.org/10.1007/978-1-4614-4301-8
Microarchitecture of network-on-chip routers[electronic resource] :a designer's perspective /
Dimitrakopoulos, Giorgos.
Microarchitecture of network-on-chip routers
a designer's perspective /[electronic resource] :by Giorgos Dimitrakopoulos, Anastasios Psarras, Ioannis Seitanidis. - New York, NY :Springer New York :2015. - xiv, 175 p. :ill. (some col.), digital ;24 cm.
Introduction to network-on-chip design -- Link-level flow control and buffering -- Baseline switching modules and routers -- Arbitration logic -- Pipelined wormhole routers -- Virtual-channel flow control and buffering -- Baseline virtual-channel based switching modules and routers -- High-speed allocators for VC-based routers -- Pipelined virtual-channel-based routers.
This book provides a unified overview of network-on-chip router micro-architecture, the corresponding design opportunities and challenges, and existing solutions to overcome these challenges. The discussion focuses on the heart of a NoC, the NoC router, and how it interacts with the rest of the system. Coverage includes both basic and advanced design techniques that cover the entire router design space including router organization, flow control, pipelined operation, buffering architectures, as well as allocators' structure and algorithms. Router micro-architectural options are presented in a step-by-step manner beginning from the basic design principles. Even highly sophisticated design alternatives are categorized and broken down to simpler pieces that can be understood easily and analyzed. This book is an invaluable reference for system, architecture, circuit, and EDA researchers and developers, who are interested in understanding the overall picture of NoC routers' architecture, the associated design challenges, and the available solutions. Designed pedagogically, explaining basic functionality of each NoC router and design block, relating it to the role it plays in the system; Performance-enhancing features are added in a step-by-step manner; Justifies and explains every design choice, including the less attractive options; Includes detailed examples presenting the flow of information inside the router on a cycle-by-cycle basis, highlighting the operation of each part under regular or worst-case traffic scenarios.
ISBN: 9781461443018 (electronic bk.)
Standard No.: 10.1007/978-1-4614-4301-8doiSubjects--Topical Terms:
464685
Networks on a chip.
LC Class. No.: TK5105.546
Dewey Class. No.: 621.381531
Microarchitecture of network-on-chip routers[electronic resource] :a designer's perspective /
LDR
:02932nam a2200313 a 4500
001
424461
003
DE-He213
005
20150520154422.0
006
m d
007
cr nn 008maaau
008
151119s2015 nyu s 0 eng d
020
$a
9781461443018 (electronic bk.)
020
$a
9781461443001 (paper)
024
7
$a
10.1007/978-1-4614-4301-8
$2
doi
035
$a
978-1-4614-4301-8
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK5105.546
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
082
0 4
$a
621.381531
$2
23
090
$a
TK5105.546
$b
.D582 2015
100
1
$a
Dimitrakopoulos, Giorgos.
$3
602276
245
1 0
$a
Microarchitecture of network-on-chip routers
$h
[electronic resource] :
$b
a designer's perspective /
$c
by Giorgos Dimitrakopoulos, Anastasios Psarras, Ioannis Seitanidis.
260
$a
New York, NY :
$b
Springer New York :
$b
Imprint: Springer,
$c
2015.
300
$a
xiv, 175 p. :
$b
ill. (some col.), digital ;
$c
24 cm.
505
0
$a
Introduction to network-on-chip design -- Link-level flow control and buffering -- Baseline switching modules and routers -- Arbitration logic -- Pipelined wormhole routers -- Virtual-channel flow control and buffering -- Baseline virtual-channel based switching modules and routers -- High-speed allocators for VC-based routers -- Pipelined virtual-channel-based routers.
520
$a
This book provides a unified overview of network-on-chip router micro-architecture, the corresponding design opportunities and challenges, and existing solutions to overcome these challenges. The discussion focuses on the heart of a NoC, the NoC router, and how it interacts with the rest of the system. Coverage includes both basic and advanced design techniques that cover the entire router design space including router organization, flow control, pipelined operation, buffering architectures, as well as allocators' structure and algorithms. Router micro-architectural options are presented in a step-by-step manner beginning from the basic design principles. Even highly sophisticated design alternatives are categorized and broken down to simpler pieces that can be understood easily and analyzed. This book is an invaluable reference for system, architecture, circuit, and EDA researchers and developers, who are interested in understanding the overall picture of NoC routers' architecture, the associated design challenges, and the available solutions. Designed pedagogically, explaining basic functionality of each NoC router and design block, relating it to the role it plays in the system; Performance-enhancing features are added in a step-by-step manner; Justifies and explains every design choice, including the less attractive options; Includes detailed examples presenting the flow of information inside the router on a cycle-by-cycle basis, highlighting the operation of each part under regular or worst-case traffic scenarios.
650
0
$a
Networks on a chip.
$3
464685
650
0
$a
Computer architecture.
$3
172048
650
1 4
$a
Engineering.
$3
372756
650
2 4
$a
Circuits and Systems.
$3
463473
650
2 4
$a
Electronics and Microelectronics, Instrumentation.
$3
463474
650
2 4
$a
Processor Architectures.
$3
463933
700
1
$a
Psarras, Anastasios.
$3
602277
700
1
$a
Seitanidis, Ioannis.
$3
602278
710
2
$a
SpringerLink (Online service)
$3
463450
773
0
$t
Springer eBooks
856
4 0
$u
http://dx.doi.org/10.1007/978-1-4614-4301-8
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
多媒體
多媒體檔案
http://dx.doi.org/10.1007/978-1-4614-4301-8
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入