SVA[electronic resource] :The Power ...
Cerny, Eduard.

 

  • SVA[electronic resource] :The Power of Assertions in SystemVerilog /
  • 紀錄類型: 書目-語言資料,印刷品 : Monograph/item
    杜威分類號: 621.392
    書名/作者: SVA : The Power of Assertions in SystemVerilog // by Eduard Cerny ... [et al.].
    其他作者: Cerny, Eduard.
    出版者: Cham : : Springer International Publishing :, 2015.
    面頁冊數: xix, 590 p. : : ill., digital ;; 24 cm.
    Contained By: Springer eBooks
    標題: SystemVerilog (Computer hardware description language)
    標題: Engineering.
    標題: Circuits and Systems.
    標題: Processor Architectures.
    標題: Electronic Circuits and Devices.
    ISBN: 9783319071398 (electronic bk.)
    ISBN: 9783319071381 (paper)
    內容註: Part I. Opening -- Introduction -- System Verilog Language Overview -- System Verilog Simulation Semantics -- Part II. Basic Assertions -- Assertion Statements -- Basic Properties -- Basic Sequences -- Assertion System Functions and Tasks -- Part III. Metalanguage Constructs -- Let, Sequence and Property Declarations; Inference -- Checkers -- Part IV. Advanced Assertions -- Advanced Properties -- Advanced Sequences -- Clocks -- Resets -- Procedural Concurrent Assertions -- An Apology for Local Variables -- Mechanics of Local Variables -- Recursive Properties -- Coverage -- Debugging Assertions and Efficiency Considerations -- Part V. Formal Verification -- Introduction to Assertion-Based Formal Verification -- Formal Verification and Models -- Formal Semantics -- Part VI. Advanced Checkers -- Checkers in Formal Verification -- Checker Libraries -- Appendix -- References.
    摘要、提要註: This book is a comprehensive guide to assertion-based verification of hardware designs using SystemVerilog Assertions (SVA) It enables readers to minimize the cost of verification by using assertion-based techniques in simulation testing, coverage collection, and formal analysis. The book provides detailed descriptions of all the language features of SVA, accompanied by step-by-step examples of how to employ them to construct powerful and reusable sets of properties. The book also shows how SVA fits into the broader SystemVerilog language, demonstrating the ways that assertions can interact with other SystemVerilog components. The reader new to hardware verification will benefit from general material describing the nature of design models and behaviors, how they are exercised, and the different roles that assertions play. This second edition covers the features introduced by the recent IEEE 1800-2012 SystemVerilog standard, explaining in detail the new and enhanced assertion constructs. The book makes SVA usable and accessible for hardware designers, verification engineers, formal verification specialists, and EDA tool developers. With numerous exercises, ranging in depth and difficulty, the book is also suitable as a text for students. Provides a comprehensive guide to assertion-based verification with SystemVerilog Assertions (SVA); Includes step-by-step examples of how SVA can be used to construct powerful and reusable sets of properties. Covers the entire SVA language with all the recent enhancements of the IEEE 1800-2012 SystemVerilog standard.
    電子資源: http://dx.doi.org/10.1007/978-3-319-07139-8
評論
Export
取書館別
 
 
變更密碼
登入